neuround Project Status (05/28/2019 - 09:18:47)
Project File: neuround.xise Parser Errors: No Errors
Module Name: neuround Implementation State: Programming File Generated
Target Device: xc3s250e-4tq144
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
4 Warnings (0 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
 
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Logic UtilizationUsedAvailableUtilizationNote(s)
Number of 4 input LUTs 75 4,896 1%  
Number of occupied Slices 46 2,448 1%  
    Number of Slices containing only related logic 46 46 100%  
    Number of Slices containing unrelated logic 0 46 0%  
Total Number of 4 input LUTs 86 4,896 1%  
    Number used as logic 75      
    Number used as a route-thru 11      
Number of bonded IOBs 3 108 2%  
Number of MULT18X18SIOs 2 12 16%  
Average Fanout of Non-Clock Nets 2.29      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints:      
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentDi. Mai 28 09:18:20 201904 Warnings (0 new)0
Translation ReportCurrentDi. Mai 28 09:18:27 2019000
Map ReportCurrentDi. Mai 28 09:18:32 2019002 Infos (0 new)
Place and Route ReportCurrentDi. Mai 28 09:18:39 2019001 Info (0 new)
Power Report     
Post-PAR Static Timing ReportCurrentDi. Mai 28 09:18:41 2019006 Infos (0 new)
Bitgen ReportCurrentDi. Mai 28 09:18:45 2019000
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrentDi. Mai 28 09:18:46 2019
WebTalk Log FileCurrentDi. Mai 28 09:18:47 2019

Date Generated: 05/28/2019 - 09:18:47