nndiskret Project Status (04/28/2021 - 09:52:18)
Project File: nexys_Neuronetz_Bitvergleicher.xise Parser Errors: No Errors
Module Name: nndiskret Implementation State: Programming File Generated
Target Device: xc7a200t-3fbg484
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
No Warnings
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
 
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 4 269,200 1%  
    Number used as Flip Flops 0      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 4      
Number of Slice LUTs 4,733 134,600 3%  
    Number used as logic 4,726 134,600 3%  
        Number using O6 output only 3,809      
        Number using O5 output only 26      
        Number using O5 and O6 891      
        Number used as ROM 0      
    Number used as Memory 0 46,200 0%  
    Number used exclusively as route-thrus 7      
        Number with same-slice register load 0      
        Number with same-slice carry load 7      
        Number with other load 0      
Number of occupied Slices 1,770 33,650 5%  
Number of LUT Flip Flop pairs used 4,733      
    Number with an unused Flip Flop 4,729 4,733 99%  
    Number with an unused LUT 0 4,733 0%  
    Number of fully used LUT-FF pairs 4 4,733 1%  
    Number of slice register sites lost
        to control set restrictions
0 269,200 0%  
Number of bonded IOBs 5 285 1%  
    Number of LOCed IOBs 5 5 100%  
Number of RAMB36E1/FIFO36E1s 0 365 0%  
Number of RAMB18E1/FIFO18E1s 0 730 0%  
Number of BUFG/BUFGCTRLs 0 32 0%  
Number of IDELAYE2/IDELAYE2_FINEDELAYs 0 500 0%  
Number of ILOGICE2/ILOGICE3/ISERDESE2s 0 500 0%  
Number of ODELAYE2/ODELAYE2_FINEDELAYs 0      
Number of OLOGICE2/OLOGICE3/OSERDESE2s 0 500 0%  
Number of PHASER_IN/PHASER_IN_PHYs 0 40 0%  
Number of PHASER_OUT/PHASER_OUT_PHYs 0 40 0%  
Number of BSCANs 0 4 0%  
Number of BUFHCEs 0 120 0%  
Number of BUFRs 0 40 0%  
Number of CAPTUREs 0 1 0%  
Number of DNA_PORTs 0 1 0%  
Number of DSP48E1s 58 740 7%  
Number of EFUSE_USRs 0 1 0%  
Number of FRAME_ECCs 0 1 0%  
Number of GTPE2_CHANNELs 0 4 0%  
Number of IBUFDS_GTE2s 0 8 0%  
Number of ICAPs 0 2 0%  
Number of IDELAYCTRLs 0 10 0%  
Number of IN_FIFOs 0 40 0%  
Number of MMCME2_ADVs 0 10 0%  
Number of OUT_FIFOs 0 40 0%  
Number of PCIE_2_1s 0 1 0%  
Number of PHASER_REFs 0 10 0%  
Number of PHY_CONTROLs 0 10 0%  
Number of PLLE2_ADVs 0 10 0%  
Number of STARTUPs 0 1 0%  
Number of XADCs 0 1 0%  
Average Fanout of Non-Clock Nets 4.06      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints:      
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentMi. Apr 28 09:46:19 2021001 Info (0 new)
Translation ReportCurrentMi. Apr 28 09:49:50 2021000
Map ReportCurrentMi. Apr 28 09:50:31 2021005 Infos (5 new)
Place and Route ReportCurrentMi. Apr 28 09:51:13 2021002 Infos (2 new)
Power Report     
Post-PAR Static Timing ReportCurrentMi. Apr 28 09:51:37 2021004 Infos (4 new)
Bitgen ReportCurrentMi. Apr 28 09:52:17 2021001 Info (1 new)
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrentMi. Apr 28 09:52:18 2021
WebTalk Log FileCurrentMi. Apr 28 09:52:18 2021

Date Generated: 04/28/2021 - 09:52:19