blinkled Project Status (03/31/2021 - 12:51:45)
Project File: nexysvideoblinkled.xise Parser Errors: No Errors
Module Name: blinkled Implementation State: Programming File Generated
Target Device: xc7a200t-3fbg484
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
No Warnings
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 27 269,200 1%  
    Number used as Flip Flops 27      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 33 134,600 1%  
    Number used as logic 32 134,600 1%  
        Number using O6 output only 2      
        Number using O5 output only 25      
        Number using O5 and O6 5      
        Number used as ROM 0      
    Number used as Memory 0 46,200 0%  
    Number used exclusively as route-thrus 1      
        Number with same-slice register load 0      
        Number with same-slice carry load 1      
        Number with other load 0      
Number of occupied Slices 10 33,650 1%  
Number of LUT Flip Flop pairs used 33      
    Number with an unused Flip Flop 6 33 18%  
    Number with an unused LUT 0 33 0%  
    Number of fully used LUT-FF pairs 27 33 81%  
    Number of unique control sets 2      
    Number of slice register sites lost
        to control set restrictions
13 269,200 1%  
Number of bonded IOBs 2 285 1%  
    Number of LOCed IOBs 2 2 100%  
Number of RAMB36E1/FIFO36E1s 0 365 0%  
Number of RAMB18E1/FIFO18E1s 0 730 0%  
Number of BUFG/BUFGCTRLs 1 32 3%  
    Number used as BUFGs 1      
    Number used as BUFGCTRLs 0      
Number of IDELAYE2/IDELAYE2_FINEDELAYs 0 500 0%  
Number of ILOGICE2/ILOGICE3/ISERDESE2s 0 500 0%  
Number of ODELAYE2/ODELAYE2_FINEDELAYs 0      
Number of OLOGICE2/OLOGICE3/OSERDESE2s 0 500 0%  
Number of PHASER_IN/PHASER_IN_PHYs 0 40 0%  
Number of PHASER_OUT/PHASER_OUT_PHYs 0 40 0%  
Number of BSCANs 0 4 0%  
Number of BUFHCEs 0 120 0%  
Number of BUFRs 0 40 0%  
Number of CAPTUREs 0 1 0%  
Number of DNA_PORTs 0 1 0%  
Number of DSP48E1s 0 740 0%  
Number of EFUSE_USRs 0 1 0%  
Number of FRAME_ECCs 0 1 0%  
Number of GTPE2_CHANNELs 0 4 0%  
Number of IBUFDS_GTE2s 0 8 0%  
Number of ICAPs 0 2 0%  
Number of IDELAYCTRLs 0 10 0%  
Number of IN_FIFOs 0 40 0%  
Number of MMCME2_ADVs 0 10 0%  
Number of OUT_FIFOs 0 40 0%  
Number of PCIE_2_1s 0 1 0%  
Number of PHASER_REFs 0 10 0%  
Number of PHY_CONTROLs 0 10 0%  
Number of PLLE2_ADVs 0 10 0%  
Number of STARTUPs 0 1 0%  
Number of XADCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.50      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentMi. Mrz 31 12:45:31 2021000
Translation ReportCurrentMi. Mrz 31 12:50:11 2021000
Map ReportCurrentMi. Mrz 31 12:50:35 2021005 Infos (5 new)
Place and Route ReportCurrentMi. Mrz 31 12:50:58 2021003 Infos (0 new)
Power Report     
Post-PAR Static Timing ReportCurrentMi. Mrz 31 12:51:11 2021004 Infos (0 new)
Bitgen ReportCurrentMi. Mrz 31 12:51:44 2021001 Info (0 new)
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrentMi. Mrz 31 12:51:45 2021
WebTalk Log FileCurrentMi. Mrz 31 12:51:45 2021

Date Generated: 03/31/2021 - 12:51:45