Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
 

 
Software Version and Target Device
Product Version: ISE:14.7 (WebPack) - P.20131013 Target Family: Spartan3E
OS Platform: LIN Target Device: xc3s250e
Project ID (random number) ee0eb98de10045fc9825da25affded4b.274D815102566964ED7706787B85338B.1 Target Package: tq144
Registration ID 211070429_0_0_814 Target Speed: -4
Date Generated 2025-06-23T13:54:52 Tool Flow ISE
 
User Environment
OS Name Ubuntu OS Release Ubuntu 20.04 LTS
CPU Name Intel(R) Core(TM) i7-9700 CPU @ 3.00GHz CPU Speed 4341.579 MHz
 
Device Usage Statistics
Macro StatisticsMiscellaneous StatisticsNet StatisticsSite Usage
Comparators=2
  • 2-bit comparator less=1
  • 21-bit comparator less=1
Counters=2
  • 2-bit up counter=1
  • 21-bit up counter=1
MiscellaneousStatistics
  • AGG_BONDED_IO=5
  • AGG_IO=5
  • AGG_SLICE=19
  • NUM_4_INPUT_LUT=37
  • NUM_BONDED_IBUF=1
  • NUM_BONDED_IOB=4
  • NUM_BUFGMUX=1
  • NUM_CYMUX=30
  • NUM_LUT_RT=23
  • NUM_SLICEL=19
  • NUM_SLICE_FF=23
  • NUM_XOR=21
NetStatistics
  • NumNets_Active=50
  • NumNets_Gnd=1
  • NumNets_Vcc=1
  • NumNodesOfType_Active_CLKPIN=12
  • NumNodesOfType_Active_CNTRLPIN=13
  • NumNodesOfType_Active_DOUBLE=53
  • NumNodesOfType_Active_DUMMY=56
  • NumNodesOfType_Active_DUMMYESC=1
  • NumNodesOfType_Active_GLOBAL=8
  • NumNodesOfType_Active_HUNIHEX=1
  • NumNodesOfType_Active_INPUT=75
  • NumNodesOfType_Active_IOBOUTPUT=1
  • NumNodesOfType_Active_OMUX=48
  • NumNodesOfType_Active_OUTPUT=45
  • NumNodesOfType_Active_PREBXBY=3
  • NumNodesOfType_Active_VFULLHEX=2
  • NumNodesOfType_Active_VLONG=1
  • NumNodesOfType_Active_VUNIHEX=3
  • NumNodesOfType_Vcc_CNTRLPIN=1
  • NumNodesOfType_Vcc_INPUT=1
  • NumNodesOfType_Vcc_PREBXBY=1
  • NumNodesOfType_Vcc_VCCOUT=2
SiteStatistics
  • IBUF-DIFFMI=1
  • IOB-DIFFM=2
  • IOB-DIFFS=2
SiteSummary
  • BUFGMUX=1
  • BUFGMUX_GCLKMUX=1
  • BUFGMUX_GCLK_BUFFER=1
  • IBUF=1
  • IBUF_INBUF=1
  • IBUF_PAD=1
  • IOB=4
  • IOB_OUTBUF=4
  • IOB_PAD=4
  • SLICEL=19
  • SLICEL_C1VDD=5
  • SLICEL_CYMUXF=15
  • SLICEL_CYMUXG=15
  • SLICEL_F=19
  • SLICEL_FFX=12
  • SLICEL_FFY=11
  • SLICEL_G=18
  • SLICEL_GNDF=10
  • SLICEL_GNDG=15
  • SLICEL_XORF=11
  • SLICEL_XORG=10
 
Configuration Data
BUFGMUX
  • S=[S_INV:1] [S:0]
BUFGMUX_GCLKMUX
  • DISABLE_ATTR=[LOW:1]
  • S=[S_INV:1] [S:0]
IBUF_PAD
  • IOATTRBOX=[LVCMOS25:1]
IOB
  • O1=[O1_INV:0] [O1:4]
IOB_OUTBUF
  • IN=[IN_INV:0] [IN:4]
IOB_PAD
  • DRIVEATTRBOX=[12:4]
  • IOATTRBOX=[LVCMOS33:4]
  • SLEW=[SLOW:4]
SLICEL
  • BX=[BX_INV:0] [BX:2]
  • BY=[BY:0] [BY_INV:1]
  • CE=[CE:1] [CE_INV:0]
  • CIN=[CIN_INV:0] [CIN:14]
  • CLK=[CLK:12] [CLK_INV:0]
  • SR=[SR:12] [SR_INV:0]
SLICEL_CYMUXF
  • 0=[0:15] [0_INV:0]
  • 1=[1_INV:0] [1:15]
SLICEL_CYMUXG
  • 0=[0:15] [0_INV:0]
SLICEL_FFX
  • CE=[CE:1] [CE_INV:0]
  • CK=[CK:12] [CK_INV:0]
  • D=[D:12] [D_INV:0]
  • FFX_INIT_ATTR=[INIT0:12]
  • FFX_SR_ATTR=[SRLOW:12]
  • LATCH_OR_FF=[FF:12]
  • SR=[SR:12] [SR_INV:0]
  • SYNC_ATTR=[SYNC:12]
SLICEL_FFY
  • CE=[CE:1] [CE_INV:0]
  • CK=[CK:11] [CK_INV:0]
  • D=[D:10] [D_INV:1]
  • FFY_INIT_ATTR=[INIT0:11]
  • FFY_SR_ATTR=[SRLOW:11]
  • LATCH_OR_FF=[FF:11]
  • SR=[SR:11] [SR_INV:0]
  • SYNC_ATTR=[SYNC:11]
SLICEL_XORF
  • 1=[1_INV:0] [1:11]
 
Pin Data
BUFGMUX
  • I0=1
  • O=1
  • S=1
BUFGMUX_GCLKMUX
  • I0=1
  • OUT=1
  • S=1
BUFGMUX_GCLK_BUFFER
  • IN=1
  • OUT=1
IBUF
  • I=1
  • PAD=1
IBUF_INBUF
  • IN=1
  • OUT=1
IBUF_PAD
  • PAD=1
IOB
  • O1=4
  • PAD=4
IOB_OUTBUF
  • IN=4
  • OUT=4
IOB_PAD
  • PAD=4
SLICEL
  • BX=2
  • BY=1
  • CE=1
  • CIN=14
  • CLK=12
  • COUT=15
  • F1=19
  • F2=7
  • F3=1
  • F4=1
  • G1=18
  • G2=5
  • G3=3
  • G4=1
  • SR=12
  • X=2
  • XQ=12
  • Y=3
  • YQ=11
SLICEL_C1VDD
  • 1=5
SLICEL_CYMUXF
  • 0=15
  • 1=15
  • OUT=15
  • S0=15
SLICEL_CYMUXG
  • 0=15
  • 1=15
  • OUT=15
  • S0=15
SLICEL_F
  • A1=19
  • A2=7
  • A3=1
  • A4=1
  • D=19
SLICEL_FFX
  • CE=1
  • CK=12
  • D=12
  • Q=12
  • SR=12
SLICEL_FFY
  • CE=1
  • CK=11
  • D=11
  • Q=11
  • SR=11
SLICEL_G
  • A1=18
  • A2=5
  • A3=3
  • A4=1
  • D=18
SLICEL_GNDF
  • 0=10
SLICEL_GNDG
  • 0=15
SLICEL_XORF
  • 0=11
  • 1=11
  • O=11
SLICEL_XORG
  • 0=10
  • 1=10
  • O=10
 
Tool Usage
Command Line History
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s250e-tq144-4 <fname>.ngc <fname>.ngd
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s250e-tq144-4 <fname>.ngc <fname>.ngd
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s250e-tq144-4 <fname>.ngc <fname>.ngd
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s250e-tq144-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s250e-tq144-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
 
Software Quality
Run Statistics
Program NameRuns StartedRuns FinishedErrorsFatal ErrorsInternal ErrorsExceptionsCore Dumps
bitgen 130 130 0 0 0 0 0
map 160 160 0 0 0 0 0
ngdbuild 168 168 0 0 0 0 0
par 160 142 18 0 0 0 0
trce 142 142 0 0 0 0 0
xst 432 430 0 0 0 0 0
 
Project Statistics
PROPEXT_xilxSynthMaxFanout_virtex2=100000 PROP_Enable_Message_Filtering=false
PROP_FitterReportFormat=HTML PROP_LastAppliedGoal=Balanced
PROP_LastAppliedStrategy=Xilinx Default (unlocked) PROP_ManualCompileOrderImp=false
PROP_PropSpecInProjFile=Store all values PROP_Simulator=ISim (VHDL/Verilog)
PROP_SynthTopFile=changed PROP_Top_Level_Module_Type=HDL
PROP_UseSmartGuide=false PROP_UserConstraintEditorPreference=Text Editor
PROP_intProjectCreationTimestamp=2025-06-16T14:56:35 PROP_intWbtProjectID=274D815102566964ED7706787B85338B
PROP_intWbtProjectIteration=1 PROP_intWorkingDirLocWRTProjDir=Same
PROP_intWorkingDirUsed=No PROP_lockPinsUcfFile=changed
PROP_xilxBitgStart_IntDone=true PROP_AutoTop=true
PROP_DevFamily=Spartan3E PROP_DevDevice=xc3s250e
PROP_DevFamilyPMName=spartan3e PROP_DevPackage=tq144
PROP_Synthesis_Tool=XST (VHDL/Verilog) PROP_DevSpeed=-4
PROP_PreferredLanguage=VHDL FILE_UCF=1
FILE_VHDL=1
 
Unisim Statistics
NGDBUILD_PRE_UNISIM_SUMMARY
NGDBUILD_NUM_BUFGP=1 NGDBUILD_NUM_FDR=21 NGDBUILD_NUM_FDRE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_INV=3 NGDBUILD_NUM_LUT1=23 NGDBUILD_NUM_LUT2=8 NGDBUILD_NUM_LUT3=2
NGDBUILD_NUM_LUT4=2 NGDBUILD_NUM_MUXCY=30 NGDBUILD_NUM_OBUF=4 NGDBUILD_NUM_VCC=1
NGDBUILD_NUM_XORCY=21
NGDBUILD_POST_UNISIM_SUMMARY
NGDBUILD_NUM_BUFG=1 NGDBUILD_NUM_FDR=21 NGDBUILD_NUM_FDRE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_IBUFG=1 NGDBUILD_NUM_INV=3 NGDBUILD_NUM_LUT1=23 NGDBUILD_NUM_LUT2=8
NGDBUILD_NUM_LUT3=2 NGDBUILD_NUM_LUT4=2 NGDBUILD_NUM_MUXCY=30 NGDBUILD_NUM_OBUF=4
NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=21
 
XST Command Line Options
XST_OPTION_SUMMARY
-ifn=<fname>.prj -ifmt=mixed -ofn=<design_top> -ofmt=NGC
-p=xc3s250e-4-tq144 -top=<design_top> -opt_mode=Speed -opt_level=1
-iuc=NO -keep_hierarchy=No -netlist_hierarchy=As_Optimized -rtlview=Yes
-glob_opt=AllClockNets -read_cores=YES -write_timing_constraints=NO -cross_clock_analysis=NO
-bus_delimiter=<> -slice_utilization_ratio=100 -bram_utilization_ratio=100 -verilog2001=YES
-fsm_extract=YES -fsm_encoding=Auto -safe_implementation=No -fsm_style=LUT
-ram_extract=Yes -ram_style=Auto -rom_extract=Yes -shreg_extract=YES
-rom_style=Auto -auto_bram_packing=NO -resource_sharing=YES -async_to_sync=NO
-mult_style=Auto -iobuf=YES -max_fanout=100000 -bufg=24
-register_duplication=YES -register_balancing=No -optimize_primitives=NO -use_clock_enable=Yes
-use_sync_set=Yes -use_sync_reset=Yes -iob=Auto -equivalent_register_removal=YES
-slice_utilization_ratio_maxmargin=5